LMD18200
3A, 55V H-Bridge
General Description
The LMD18200 is a 3A H-Bridge designed for motion control
applications. The device is built using a multi-technology pro-
cess which combines bipolar and CMOS control circuitry
with DMOS power devices on the same monolithic structure.
Ideal for driving DC and stepper motors; the LMD18200 ac-
commodates peak output currents up to 6A. An innovative
circuit which facilitates low-loss sensing of the output current
has been implemented.
Features
n Delivers up to 3A continuous output
n Operates at supply voltages up to 55V
n Low RDS(ON) typically 0.3Ω per switch
n TTL and CMOS compatible inputs
n No “shoot-through” current
n Thermal warning flag output at 145˚C
n Thermal shutdown (outputs off) at 170˚C
n Internal clamp diodes
n Shorted load protection
n Internal charge pump with external bootstrap capability
Applications
n DC and stepper motor drives
n Position and velocity servomechanisms
n Factory automation robots
n Numerically controlled machinery
n Computer printers and plotters
Functional Diagram
DS010568-1
FIGURE 1. Functional Block Diagram of LMD18200
December 1999
LM
D18200
3A,55V
H-Bridge
© 1999 National Semiconductor Corporation DS010568 www.national.com
元器件交易网www.cecb2b.com
Connection Diagrams and Ordering Information
DS010568-2
11-Lead TO-220 Package
Top View
Order Number LMD18200T
See NS Package TA11B
DS010568-25
24-Lead Dual-in-Line Package
Top View
Order Number LMD18200-2D-QV
5962-9232501VXA
LMD18200-2D/883
5962-9232501MXA
See NS Package DA24B
LM
D1
82
00
www.national.com 2
元器件交易网www.cecb2b.com
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Total Supply Voltage (VS, Pin 6) 60V
Voltage at Pins 3, 4, 5, 8 and 9 12V
Voltage at Bootstrap Pins
(Pins 1 and 11) VOUT +16V
Peak Output Current (200 ms) 6A
Continuous Output Current (Note 2) 3A
Power Dissipation (Note 3) 25W
Power Dissipation (TA = 25˚C, Free Air) 3W
Junction Temperature, TJ(max) 150˚C
ESD Susceptibility (Note 4) 1500V
Storage Temperature, TSTG −40˚C to +150˚C
Lead Temperature (Soldering, 10 sec.) 300˚C
Operating Ratings(Note 1)
Junction Temperature, TJ −40˚C to +125˚C
VS Supply Voltage +12V to +55V
Electrical Characteristics (Note 5)
The following specifications apply for VS = 42V, unless otherwise specified. Boldface limits apply over the entire operating
temperature range, −40˚C ≤ TJ ≤ +125˚C, all other limits are for TA = TJ = 25˚C.
Symbol Parameter Conditions Typ Limit Units
RDS(ON) Switch ON Resistance Output Current = 3A (Note 6) 0.33 0.4/0.6 Ω (max)
RDS(ON) Switch ON Resistance Output Current = 6A (Note 6) 0.33 0.4/0.6 Ω (max)
VCLAMP Clamp Diode Forward Drop Clamp Current = 3A (Note 6) 1.2 1.5 V (max)
VIL Logic Low Input Voltage Pins 3, 4, 5 −0.1 V (min)
0.8 V (max)
IIL Logic Low Input Current VIN = −0.1V, Pins = 3, 4, 5 −10 µA (max)
VIH Logic High Input Voltage Pins 3, 4, 5 2 V (min)
12 V (max)
IIH Logic High Input Current VIN = 12V, Pins = 3, 4, 5 10 µA (max)
Current Sense Output IOUT = 1A (Note 8) 377 325/300 µA (min)
425/450 µA (max)
Current Sense Linearity 1A ≤ IOUT ≤ 3A (Note 7) ±6 ±9 %
Undervoltage Lockout Outputs turn OFF 9 V (min)
11 V (max)
TJW Warning Flag Temperature Pin 9 ≤ 0.8V, IL = 2 mA 145 ˚C
VF(ON) Flag Output Saturation Voltage TJ = TJW, IL = 2 mA 0.15 V
IF(OFF) Flag Output Leakage VF = 12V 0.2 10 µA (max)
TJSD Shutdown Temperature Outputs Turn OFF 170 ˚C
IS Quiescent Supply Current All Logic Inputs Low 13 25 mA (max)
tDon Output Turn-On Delay Time Sourcing Outputs, IOUT = 3A 300 ns
Sinking Outputs, IOUT = 3A 300 ns
ton Output Turn-On Switching Time Bootstrap Capacitor = 10 nF
Sourcing Outputs, IOUT = 3A 100 ns
Sinking Outputs, IOUT = 3A 80 ns
tDoff Output Turn-Off Delay Times Sourcing Outputs, IOUT = 3A 200 ns
Sinking Outputs, IOUT = 3A 200 ns
toff Output Turn-Off Switching Times Bootstrap Capacitor = 10 nF
Sourcing Outputs, IOUT = 3A 75 ns
Sinking Outputs, IOUT = 3A 70 ns
tpw Minimum Input Pulse Width Pins 3, 4 and 5 1 µs
tcpr Charge Pump Rise Time No Bootstrap Capacitor 20 µs
LM
D18200
www.national.com3
元器件交易网www.cecb2b.com
Electrical Characteristics Notes
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when op-
erating the device beyond its rated operating conditions.
Note 2: See Application Information for details regarding current limiting.
Note 3: The maximum power dissipation must be derated at elevated temperatures and is a function of TJ(max), θJA, and TA. The maximum allowable power dis-
sipation at any temperature is PD(max) = (TJ(max) − TA)/θJA, or the number given in the Absolute Ratings, whichever is lower. The typical thermal resistance from junc-
tion to case (θJC) is 1.0˚C/W and from junction to ambient (θJA) is 30˚C/W. For guaranteed operation TJ(max) = 125˚C.
Note 4: Human-body model, 100 pF discharged through a 1.5 kΩ resistor. Except Bootstrap pins (pins 1 and 11) which are protected to 1000V of ESD.
Note 5: All limits are 100% production tested at 25˚C. Temperature extreme limits are guaranteed via correlation using accepted SQC (Statistical Quality Control)
methods. All limits are used to calculate AOQL, (Average Outgoing Quality Level).
Note 6: Output currents are pulsed (tW < 2 ms, Duty Cycle < 5%).
Note 7: Regulation is calculated relative to the current sense output value with a 1A load.
Note 8: Selections for tighter tolerance are available. Contact factory.
Typical Performance Characteristics
VSAT vs Flag Current
DS010568-16
RDS(ON) vs Temperature
DS010568-17
RDS(ON) vs
Supply Voltage
DS010568-18
Supply Current vs
Supply Voltage
DS010568-19
Supply Current vs
Frequency (VS = 42V)
DS010568-20
Supply Current vs
Temperature (VS = 42V)
DS010568-21
Current Sense Output
vs Load Current
DS010568-22
Current Sense
Operating Region
DS010568-23
LM
D1
82
00
www.national.com 4
元器件交易网www.cecb2b.com
Test Circuit
Switching Time Definitions
Pinout Description (See Connection Diagram)
Pin 1, BOOTSTRAP 1 Input: Bootstrap capacitor pin for half
H-bridge number 1. The recommended capacitor (10 nF) is
connected between pins 1 and 2.
Pin 2, OUTPUT 1: Half H-bridge number 1 output.
Pin 3, DIRECTION Input: See Table 1. This input controls
the direction of current flow between OUTPUT 1 and OUT-
PUT 2 (pins 2 and 10) and, therefore, the direction of rotation
of a motor load.
Pin 4, BRAKE Input: See Table 1. This input is used to
brake a motor by effectively shorting its terminals. When
braking is desired, this input is taken to a logic high level and
it is also necessary to apply logic high to PWM input, pin 5.
The drivers that short the motor are determined by the logic
level at the DIRECTION input (Pin 3): with Pin 3 logic high,
both current sourcing output transistors are ON; with Pin 3
logic low, both current sinking output transistors are ON. All
output transistors can be turned OFF by applying a logic high
to Pin 4 and a logic low to PWM input Pin 5; in this case only
a small bias current (approximately −1.5 mA) exists at each
output pin.
Pin 5, PWM Input: See Table 1. How this input (and DIREC-
TION input, Pin 3) is used is determined by the format of the
PWM Signal.
DS010568-8
DS010568-9
LM
D18200
www.national.com5
元器件交易网www.cecb2b.com
Pinout Description
(See Connection Diagram) (Continued)
Pin 6, VS Power Supply
Pin 7, GROUND Connection: This pin is the ground return,
and is internally connected to the mounting tab.
Pin 8, CURRENT SENSE Output: This pin provides the
sourcing current sensing output signal, which is typically
377 µA/A.
Pin 9, THERMAL FLAG Output: This pin provides the ther-
mal warning flag output signal. Pin 9 becomes active-low at
145˚C (junction temperature). However the chip will not shut
itself down until 170˚C is reached at the junction.
Pin 10, OUTPUT 2: Half H-bridge number 2 output.
Pin 11, BOOTSTRAP 2 Input: Bootstrap capacitor pin for
Half H-bridge number 2. The recommended capacitor
(10 nF) is connected between pins 10 and 11.
TABLE 1. Logic Truth Table
PWM Dir Brake Active Output Drivers
H H L Source 1, Sink 2
H L L Sink 1, Source 2
L X L Source 1, Source 2
H H H Source 1, Source 2
H L H Sink 1, Sink 2
L X H NONE
Application Information
TYPES OF PWM SIGNALS
The LMD18200 readily interfaces with different forms of
PWM signals. Use of the part with two of the more popular
forms of PWM is described in the following paragraphs.
Simple, locked anti-phase PWM consists of a single, vari-
able duty-cycle signal in which is encoded both direction and
amplitude information (see Figure 2). A 50% duty-cycle
PWM signal represents zero drive, since the net value of
voltage (integrated over one period) delivered to the load is
zero. For the LMD18200, the PWM signal drives the direc-
tion input (pin 3) and the PWM input (pin 5) is tied to logic
high.
Sign/magnitude PWM consists of separate direction (sign)
and amplitude (magnitude) signals (see Figure 3). The (ab-
solute) magnitude signal is duty-cycle modulated, and the
absence of a pulse signal (a continuous logic low level) rep-
resents zero drive. Current delivered to the load is propor-
tional to pulse width. For the LMD18200, the DIRECTION in-
put (pin 3) is driven by the sign signal and the PWM input
(pin 5) is driven by the magnitude signal.
SIGNAL TRANSITION REQUIREMENTS
To ensure proper internal logic performance, it is good prac-
tice to avoid aligning the falling and rising edges of input sig-
nals. A delay of at least 1 µsec should be incorporated be-
tween transitions of the Direction, Brake, and/or PWM input
signals. A conservative approach is be sure there is at least
500ns delay between the end of the first transition and the
beginning of the second transition. See Figure 4.
DS010568-4
FIGURE 2. Locked Anti-Phase PWM Control
DS010568-5
FIGURE 3. Sign/Magnitude PWM Control
LM
D1
82
00
www.national.com 6
元器件交易网www.cecb2b.com
Application Information (Continued)
USING THE CURRENT SENSE OUTPUT
The CURRENT SENSE output (pin 8) has a sensitivity of
377 µA per ampere of output current. For optimal accuracy
and linearity of this signal, the value of voltage generating re-
sistor between pin 8 and ground should be chosen to limit
the maximum voltage developed at pin 8 to 5V, or less. The
maximum voltage compliance is 12V.
It should be noted that the recirculating currents (free wheel-
ing currents) are ignored by the current sense circuitry.
Therefore, only the currents in the upper sourcing outputs
are sensed.
USING THE THERMAL WARNING FLAG
The THERMAL FLAG output (pin 9) is an open collector tran-
sistor. This permits a wired OR connection of thermal warn-
ing flag outputs from multiple LMD18200’s, and allows the
user to set the logic high level of the output signal swing to
match system requirements. This output typically drives the
interrupt input of a system controller. The interrupt service
routine would then be designed to take appropriate steps,
such as reducing load currents or initiating an orderly system
shutdown. The maximum voltage compliance on the flag pin
is 12V.
SUPPLY BYPASSING
During switching transitions the levels of fast current
changes experienced may cause troublesome voltage tran-
sients across system stray inductance.
It is normally necessary to bypass the supply rail with a high
quality capacitor(s) connected as close as possible to the VS
Power Supply (Pin 6) and GROUND (Pin 7). A 1 µF
high-frequency ceramic capacitor is recommended. Care
should be taken to limit the transients on the supply pin be-
low the Absolute Maximum Rating of the device. When oper-
ating the chip at supply voltages above 40V a voltage sup-
pressor (transorb) such as P6KE62A is recommended from
supply to ground. Typically the ceramic capacitor can be
eliminated in the presence of the voltage suppressor. Note
that when driving high load currents a greater amount of sup-
ply bypass capacitance (in general at least 100 µF per Amp
of load current) is required to absorb the recirculating cur-
rents of the inductive loads.
CURRENT LIMITING
Current limiting protection circuitry has been incorporated
into the design of the LMD18200. With any power device it is
important to consider the effects of the substantial surge cur-
rents through the device that may occur as a result of
shorted loads. The protection circuitry monitors this increase
in current (the threshold is set to approximately 10 Amps)
and shuts off the power device as quickly as possible in the
event of an overload condition. In a typical motor driving ap-
plication the most common overload faults are caused by
shorted motor windings and locked rotors. Under these con-
ditions the inductance of the motor (as well as any series in-
ductance in the VCC supply line) serves to reduce the mag-
nitude of a current surge to a safe level for the LMD18200.
Once the device is shut down, the control circuitry will peri-
odically try to turn the power device back on. This feature al-
lows the immediate return to normal operation in the event
that the fault condition has been removed. While the fault re-
mains however, the device will cycle in and out of thermal
shutdown. This can create voltage transients on the VCC
supply line and therefore proper supply bypassing tech-
niques are required.
The most severe condition for any power device is a direct,
hard-wired (“screwdriver”) long term short from an output to
ground. This condition can generate a surge of current
through the power device on the order of 15 Amps and re-
quire the die and package to dissipate up to 500 Watts of
power for the short time required for the protection circuitry
to shut off the power device. This energy can be destructive,
particularly at higher operating voltages (>30V) so some
precautions are in order. Proper heat sink design is essential
and it is normally necessary to heat sink the VCC supply pin
(pin 6) with 1 square inch of copper on the PCB.
DS010568-24
FIGURE 4. Transitions in Brake, Direction, or PWM Must Be Separated By At Least 1 µsec
LM
D18200
www.national.com7
元器件交易网www.cecb2b.com
Application Information (Continued)
INTERNAL CHARGE PUMP AND USE OF BOOTSTRAP
CAPACITORS
To turn on the high-side (sourcing) DMOS power devices,
the gate of each device must be driven approximately 8V
more positive than the supply voltage. To achieve this an in-
ternal charge pump is used to provide the gate drive voltage.
As shown in Figure 5, an internal capacitor is alternately
switched to ground and charged to about 14V, then switched
to V supply thereby providing a gate drive voltage greater
than V supply. This switching action is controlled by a con-
tinuously running internal 300 kHz oscillator. The rise time of
this drive voltage is typically 20 µs which is suitable for oper-
ating frequencies up to 1 kHz.
For higher switching frequencies, the LMD18200 provides
for the use of external bootstrap capacitors. The bootstrap
principle is in essence a second charge pump whereby a
large value capacitor is used which has enough energy to
quickly charge the parasitic gate input capacitance of the
power device resulting in much faster rise times. The switch-
ing action is accomplished by the power switches them-
selves Figure 6. External 10 nF capacitors, connected from
the outputs to the bootstrap pins of each high-side switch
provide typically less than 100 ns rise times allowing switch-
ing frequencies up to 500 kHz.
INTERNAL PROTECTION DIODES
A major consideration when switching current through induc-
tive loads is protection of the switching power devices from
the large voltage transients that occur. Each of the four
switches in the LMD18200 have a built-in protection diode to
clamp transient voltages exceeding the positive supply or
ground to a safe diode voltage drop across the switch.
The reverse recovery characteristics of these diodes, once
the transient has subsided, is important. These diodes must
come out of conduction quickly and the power switches must
be able to conduct the additional reverse recovery current of
the diodes. The reverse recovery time of the diodes protect-
ing the sourcing power devices is typically only 70 ns with a
reverse recovery current of 1A when tested with a full 6A of
forward current through the diode. For the sinking devices
the recovery time is typically 100 ns with 4A of reverse cur-
rent under the same conditions.
Typical Applications
FIXED OFF-TIME CONTROL
This circuit controls the current through the motor by apply-
ing an average voltage equal to zero to the motor terminals
for a fixed period of time, whenever the current through the
motor exceeds the commanded current. This action causes
the motor current to vary slightly about an externally con-
trolled average level. The duration of the Off-period is ad-
justed by the resistor and capacitor combination of the
LM555. In this circuit the Sign/Magnitude mode of operation
is implemented (see Types of PWM Signals).
DS010568-6
FIGURE 5. Internal Charge Pump Circuitry
DS010568-7
FIGURE 6. Bootstrap Circuitry
LM
D1
82
00
www.national.com 8
元器件交易网www.cecb2b.com
Typical Applications (Continued)
TORQUE REGULATION
Locked Anti-Phase Control of a brushed DC motor. Current sense output of the LMD18200 provides load sensing. The LM3525A
is a general purpose PWM controller. The relationship of peak motor current to adjustment voltage is shown in Figure 10.
DS010568-10
FIGURE 7. Fixed Off-Time Control
DS010568-11
FIGURE 8. Switching Waveforms
LM
D18200
www.national.com9
元器件交易网www.cecb2b.com
Typical Applications (Continued)
VELOCITY REGULATION
Utilizes tachometer output from the motor to sense motor speed for a locked anti-phase control loop. The relationship of motor
speed to the speed adjustment control voltage is shown in Figure 12.
DS010568-12
FIGURE 9. Locked Anti-Phase Control Regulates Torque
DS010568-13
FIGURE 10. Peak Motor Current
vs Adjustment Voltage
LM
D1
82
00
www.national.com 10
元器件交易网www.cecb2b.com
Typical Applications (Continued)
DS010568-14
FIGURE 11. Regulate Velocity with Tachometer Feedback
DS010568-15
FIGURE 12. Motor Speed vs
Control Voltage
LM
D18200
www.national.com11
元器件交易网www.cecb2b.com
Physical Dimensions inches (millimeters) unless otherwise noted
11-Lead TO-220 Power Package (T)
Order Number LMD18200T
NS Package Number TA11B
LM
D1
82
00
www.national.com 12
元器件交易网www.cecb2b.com
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant
into the body, or (b) support or sustain life, and
whose failure to perform when properly used in
accordance with instructions for use provided in the
labeling, can be reasonably expected to result in a
significant injury to the user.
2. A critical component is any component of a life
support device or system whose failure to perform
can be reasonably expected to cause the failure of
the life support device or system, or to affect its
safety or effectiveness.
National Semiconductor
Corporation
Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com
National Semiconductor
Europe
Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80
National Semiconductor
Asia Pacific Customer
Response Group
Tel: 65-2544466
Fax: 65-2504466
Email: sea.support@nsc.com
National Semiconductor
Japan Ltd.
Tel: 81-3-5639-7560
Fax: